source: XOpenSparcT1/trunk/sim/simula.do @ 15

Revision 15, 3.2 KB checked in by pntsvt00, 14 years ago (diff)

modificato simula.do: ora arriva al Loadimg della simulazione

RevLine 
[14]1#start with: vsim -c -do simula.do
[13]2
3vlib work
4
5#Map the required libraries here.#
6
7#Compile all modules#
8
9vlog +incdir+../T1-common/include/ ../T1-common/common/*.v
10vlog +incdir+../T1-common/include/ ../Top/*.v
11vlog +incdir+../OC-UART +incdir+../T1-common/include/ ../OC-UART/*.v
12vlog +incdir+../T1-common/include/ ../NOR-flash/*.v
13vlog +incdir+../T1-common/include/ ../os2wb/*.v
14vlog +incdir+../T1-common/include/ ../T1-common/m1/*.V
[15]15vlog +define+FPGA_SYN +incdir+../T1-common/include/ ../T1-common/srams/*.v
[13]16vlog +incdir+../T1-common/include/ ../T1-common/u1/*.V
17vlog +incdir+../T1-common/include/ ../T1-FPU/*.v
18vlog +incdir+../T1-common/include/ +incdir+../WB ../WB/*.v
19vlog +incdir+../T1-common/include/ ../WB2ALTDDR3/*.v
20vlog +incdir+../T1-common/include/ ../Xilinx/*.v
21vlog +incdir+../T1-common/include/ ../T1-CPU/exu/*.v
22vlog +incdir+../T1-common/include/ ../T1-CPU/ffu/*.v
23vlog +incdir+../T1-common/include/ ../T1-CPU/ifu/*.v
24vlog +incdir+../T1-common/include/ ../T1-CPU/lsu/*.v
25vlog +incdir+../T1-common/include/ ../T1-CPU/mul/*.v
26vlog +incdir+../T1-common/include/ ../T1-CPU/rtl/*.v
27vlog +incdir+../T1-common/include/ ../T1-CPU/spu/*.v
28vlog +incdir+../T1-common/include/ ../T1-CPU/tlu/*.v
29
30#Compile files in sim folder (excluding model parameter file)#
31#$XILINX variable must be set
32vlog  $env(XILINX)/../../verilog/src/glbl.v
33#vlog  $XILINX/../../verilog/src/glbl.v
[14]34vlog  ../sim/*.v
[13]35
36#Pass the parameters for memory model parameter file#
37vlog  +incdir+. +define+x512Mb +define+sg37E +define+x16 ddr2_model.v
38
39#Load the design. Use required libraries.#
40
[15]41vsim -c -t ps -novopt +notimingchecks -L unisims_ver -L XilinxCoreLib work.tb_top glbl
[13]42#vsim -c -t ps -novopt +notimingchecks work.tb_top glbl
43
44pause
45onerror {resume}
46#Log all the objects in design. These will appear in .wlf file#
47log -r /*
48#View sim_tb_top signals in waveform#
49add wave sim:/tb_top/*
50
51#Change radix to Hexadecimal#
52radix hex
53#Supress Numeric Std package and Arith package warnings.#
54#For VHDL designs we get some warnings due to unknown values on some signals at startup#
55# ** Warning: NUMERIC_STD.TO_INTEGER: metavalue detected, returning 0#
56#We may also get some Arithmetic packeage warnings because of unknown values on#
57#some of the signals that are used in an Arithmetic operation.#
58#In order to suppress these warnings, we use following two commands#
59set NumericStdNoWarnings 1
60set StdArithNoWarnings 1
61
62#Choose simulation run time by inserting a breakpoint and then run for specified #
63#period. For more details, refer to Simulation Guide section of MIG user guide (UG086).#
64when {/sim_tb_top/phy_init_done = 1} {
65if {[when -label a_100] == ""} {
66when -label a_100 { $now = 50 us } {
67nowhen a_100
68report simulator control
69report simulator state
70if {[examine /sim_tb_top/error] == 0} {
71echo "TEST PASSED"
72stop
73}
74if {[examine /sim_tb_top/error] != 0} {
75echo "TEST FAILED: DATA ERROR"
76stop
77}
78}
79}
80}
81
82#In case calibration fails to complete, choose the run time and then stop#
83when {$now = @500 us and /sim_tb_top/phy_init_done != 1} {
84echo "TEST FAILED: CALIBRATION DID NOT COMPLETE"
85stop
86}
87
88echo "NOTE: Initial 200us power on period is skipped for simulation.
89      Change SIM_ONLY parameter in sim_tb_top file to activate this."
90
91run -all
92stop
93
Note: See TracBrowser for help on using the repository browser.